DESIGN OF SYSTEM ON CHIP: DESIGNS AND COMPONENTS - 7 Angebote vergleichen

Preise20132014201620192020
Schnitt 88,11 90,84 128,39 164,89 61,67
Nachfrage
Bester Preis: 14,67 (vom 14.03.2014)
1
9780387324999 - Reis, Ricardo / Lubaszewski, Marcelo / Jess, Jochen A.G. (eds.): Design of Systems on Chip: Design and Test
Reis, Ricardo / Lubaszewski, Marcelo / Jess, Jochen A.G. (eds.)

Design of Systems on Chip: Design and Test

Lieferung erfolgt aus/von: Deutschland EN HC NW

ISBN: 9780387324999 bzw. 0387324992, in Englisch, Springer, Berlin, gebundenes Buch, neu.

Lieferung aus: Deutschland, Versandkosten nach: Deutschland, Versandkostenfrei.
Von Händler/Antiquariat, buecher.de GmbH & Co. KG, [1].
Design of Systems on a Chip: Design and Test is the second of two volumes addressing the design challenges associated with new generations of the semiconductor technology. The various chapters are the compilations of tutorials presented at workshops in the recent years by prominent authors from all over the world. Technology, productivity and quality are the main aspects under consideration to establish the major requirements for the design and test of upcoming systems on a chip. In particular this second book include contributions on three different, but complementary axes: core design, computer-aided design tools and test methods. A collection of chapters deal with the heterogeneity aspect of core designs, showing the diversity of parts that may share the same substrate in a state-of-the-art system on a chip. The second part of the book discusses CAD in three different levels of design abstraction, from system level to physical design. The third part deals with test methods. The topic is addressed from different viewpoints: in terms of chip complexity, test is discussed from the core and system prospective in terms of signal heterogeneity, the digital, mixed-signal and microsystem prospective are considered. Fault-tolerance in integrated circuits is not an exclusive concern regarding space designers or highly-reliable application engineers. Rather, designers of next generation products must cope with reduced margin noises due to technological advances. The continuous evolution of the fabrication technology process of semiconductor components, in terms of transistor geometry shrinking, power supply, speed, and logic density, has significantly reduced the reliability of very deep submicron integrated circuits, in face of the various internal and external sources of noise. The very popular Field Programmable Gate Arrays, customizable by SRAM cells, are a consequence of the integrated circuit evolution with millions of memory cells to implement the logic, embedded memories, routing, and more recently with embedded microprocessors cores. These re-programmable systems-on-chip platforms must be fault-tolerant to cope with present days requirements. This book discusses fault-tolerance techniques for SRAM-based Field Programmable Gate Arrays (FPGAs). It starts by showing the model of the problem and the upset effects in the programmable architecture. In the sequence, it shows the main fault tolerance techniques used nowadays to protect integrated circuits against errors. A large set of methods for designing fault tolerance systems in SRAM-based FPGAs is described. Some presented techniques are based on developing a new fault-tolerant architecture with new robustness FPGA elements. Other techniques are based on protecting the high-level hardware description before the synthesis in the FPGA. The reader has the flexibility of choosing the most suitable fault-tolerance technique for its project and to compare a set of fault tolerant techniques for programmable logic applications. 2006. x, 234 S. X, 232 p. 234 mm Versandfertig in 3-5 Tagen, Hardcover, Neuware.
2
9780387324999 - Reis, Ricardo; Jess, Jochen A.G.; Soares Lubaszewski, Marcelo: Design of Systems on Chip: Design and Test
Reis, Ricardo; Jess, Jochen A.G.; Soares Lubaszewski, Marcelo

Design of Systems on Chip: Design and Test

Lieferung erfolgt aus/von: Vereinigte Staaten von Amerika EN NW EB

ISBN: 9780387324999 bzw. 0387324992, in Englisch, Springer US, neu, E-Book.

178,88 ($ 199,00)¹
versandkostenfrei, unverbindlich
Lieferung aus: Vereinigte Staaten von Amerika, E-Book zum download.
Technology, Design of Systems on a Chip: Design&Test is the second of two volumes addressing the design challenges associated with new generations of the semiconductor technology. The various chapters are the compilations of tutorials presented at workshops in the recent years by prominent authors from all over the world. Technology, productivity and quality are the main aspects under consideration to establish the major requirements for the design and test of upcoming systems on a chip. In particular this second book include contributions on three different, but complementary axes: core design, computer-aided design tools and test methods. A collection of chapters deal with the heterogeneity aspect of core designs, showing the diversity of parts that may share the same substrate in a state-of-the-art system on a chip. The second part of the book discusses CAD in three different levels of design abstraction, from system level to physical design. The third part deals with test methods. The topic is addressed from different viewpoints: in terms of chip complexity, test is discussed from the core and system prospective; in terms of signal heterogeneity, the digital, mixed-signal and microsystem prospective are considered. Fault-tolerance in integrated circuits is not an exclusive concern regarding space designers or highly-reliable application engineers. Rather, designers of next generation products must cope with reduced margin noises due to technological advances. The continuous evolution of the fabrication technology process of semiconductor components, in terms of transistor geometry shrinking, power supply, speed, and logic density, has significantly reduced the reliability of very deep submicron integrated circuits, in face of the various internal and external sources of noise. The very popular Field Programmable Gate Arrays, customizable by SRAM cells, are a consequence of the integrated circuit evolution with millions of memory cells to implement the logic, embedded memories, routing, and more recently with embedded microprocessors cores. These re-programmable systems-on-chip platforms must be fault-tolerant to cope with present days requirements. This book discusses fault-tolerance techniques for SRAM-based Field Programmable Gate Arrays (FPGAs). It starts by showing the model of the problem and the upset effects in the programmable architecture. In the sequence, it shows the main fault tolerance techniques used nowadays to protect integrated circuits against errors. A large set of methods for designing fault tolerance systems in SRAM-based FPGAs is described. Some presented techniques are based on developing a new fault-tolerant architecture with new robustness FPGA elements. Other techniques are based on protecting the high-level hardware description before the synthesis in the FPGA. The reader has the flexibility of choosing the most suitable fault-tolerance technique for its project and to compare a set of fault tolerant techniques fo.
3
9780387324999 - Reis, Ricardo; Jess, Jochen A.G.; Soares Lubaszewski, Marcelo: Design of Systems on Chip: Design and Test
Reis, Ricardo; Jess, Jochen A.G.; Soares Lubaszewski, Marcelo

Design of Systems on Chip: Design and Test

Lieferung erfolgt aus/von: Vereinigte Staaten von Amerika EN NW EB

ISBN: 9780387324999 bzw. 0387324992, in Englisch, Springer US, neu, E-Book.

189,73 ($ 199,00)¹
versandkostenfrei, unverbindlich
Lieferung aus: Vereinigte Staaten von Amerika, E-Book zum download.
Technology, Design of Systems on a Chip: Design&Test is the second of two volumes addressing the design challenges associated with new generations of the semiconductor technology. The various chapters are the compilations of tutorials presented at workshops in the recent years by prominent authors from all over the world. Technology, productivity and quality are the main aspects under consideration to establish the major requirements for the design and test of upcoming systems on a chip. In particular this second book include contributions on three different, but complementary axes: core design, computer-aided design tools and test methods. A collection of chapters deal with the heterogeneity aspect of core designs, showing the diversity of parts that may share the same substrate in a state-of-the-art system on a chip. The second part of the book discusses CAD in three different levels of design abstraction, from system level to physical design. The third part deals with test methods. The topic is addressed from different viewpoints: in terms of chip complexity, test is discussed from the core and system prospective; in terms of signal heterogeneity, the digital, mixed-signal and microsystem prospective are considered. Fault-tolerance in integrated circuits is not an exclusive concern regarding space designers or highly-reliable application engineers. Rather, designers of next generation products must cope with reduced margin noises due to technological advances. The continuous evolution of the fabrication technology process of semiconductor components, in terms of transistor geometry shrinking, power supply, speed, and logic density, has significantly reduced the reliability of very deep submicron integrated circuits, in face of the various internal and external sources of noise. The very popular Field Programmable Gate Arrays, customizable by SRAM cells, are a consequence of the integrated circuit evolution with millions of memory cells to implement the logic, embedded memories, routing, and more recently with embedded microprocessors cores. These re-programmable systems-on-chip platforms must be fault-tolerant to cope with present days requirements. This book discusses fault-tolerance techniques for SRAM-based Field Programmable Gate Arrays (FPGAs). It starts by showing the model of the problem and the upset effects in the programmable architecture. In the sequence, it shows the main fault tolerance techniques used nowadays to protect integrated circuits against errors. A large set of methods for designing fault tolerance systems in SRAM-based FPGAs is described. Some presented techniques are based on developing a new fault-tolerant architecture with new robustness FPGA elements. Other techniques are based on protecting the high-level hardware description before the synthesis in the FPGA. The reader has the flexibility of choosing the most suitable fault-tolerance technique for its project and to compare a set of fault tolerant techniques fo, eBook.
4
9780387324999 - R. Reis Lubaszewski: Design of Systems on a Chip, Design and Test
R. Reis Lubaszewski

Design of Systems on a Chip, Design and Test (2006)

Lieferung erfolgt aus/von: Niederlande EN HC NW

ISBN: 9780387324999 bzw. 0387324992, in Englisch, Springer-Verlag New York Inc. gebundenes Buch, neu.

189,99
unverbindlich
Lieferung aus: Niederlande, 3-4 weken.
bol.com.
This book is the second of two volumes addressing the design challenges associated with new generations of semiconductor technology. The various chapters are compiled from tutorials presented at workshops in recent years by prominent authors from all over the world. Technology, productivity and quality are the main aspects under consideration to establish the major requirements for the design and test of upcoming systems on a chip. Productinformatie:Soort: Met illustraties;Taal: Engels;Oorspronkelijke titel: Design of Systems on a Chip: Design and Test;Afmetingen: 14x234x156 mm;Gewicht: 520,00 gram;ISBN10: 0387324992;ISBN13: 9780387324999; Engels | Hardcover | 2006.
5
9780387324999 - Design of Systems on a Chip: and Test
Design of Systems on a Chip

and Test (2007)

Lieferung erfolgt aus/von: Deutschland ~EN HC NW

ISBN: 9780387324999 bzw. 0387324992, vermutlich in Englisch, Springer, Deutschland, gebundenes Buch, neu.

Lieferung aus: Deutschland, Next Day, Versandkostenfrei.
Erscheinungsdatum: 03.10.2006, Medium: Buch, Einband: Gebunden, Titel: Design of Systems on a Chip: Design and Test, Auflage: 2007, Redaktion: Jess, Jochen A. G. // Reis, Ricardo // Soares Lubaszewski, Marcelo, Verlag: Springer US // Springer US, New York, N.Y., Sprache: Englisch, Schlagworte: Chip // EDV // Theorie // Software-Entw // Allgemeines // Konstruktion // Entwurf // Elektrotechnik // Elektronik, Rubrik: Informatik, Seiten: 244, Informationen: Book, Gewicht: 532 gr, Verkäufer: averdo.
6
9780387324999 - Lubaszewski, R. Reis / Reis, Ricardo / Lubaszewski, Marcelo: Design of Systems on a Chip: Design and Test
Lubaszewski, R. Reis / Reis, Ricardo / Lubaszewski, Marcelo

Design of Systems on a Chip: Design and Test

Lieferung erfolgt aus/von: Vereinigte Staaten von Amerika ~EN US

ISBN: 9780387324999 bzw. 0387324992, vermutlich in Englisch, Springer, Deutschland, gebraucht.

61,65 ($ 72,98)¹
unverbindlich
Lieferung aus: Vereinigte Staaten von Amerika, Lagernd, zzgl. Versandkosten.
This book is the second of two volumes addressing the design challenges associated with new generations of semiconductor technology. The various chapters are compiled from tutorials presented at workshops in recent years by prominent authors from all over the world. Technology, productivity and quality are the main aspects under consideration to establish the major requirements for the design and test of upcoming systems on a chip.
7
9780387324999 - Design of Systems on a Chip: and Test
Design of Systems on a Chip

and Test

Lieferung erfolgt aus/von: Deutschland EN NW

ISBN: 9780387324999 bzw. 0387324992, in Englisch, Springer, Deutschland, neu.

152,50
unverbindlich
Lieferung aus: Deutschland, zzgl. Versandkosten, 0387324992.
2007. Auflage, 2007. Auflage.
Lade…